@inproceedings{conf/icdsp/KockBB15, added-at = {2021-10-14T00:00:00.000+0200}, author = {Kock, Markus and Busch, Steffen and Blume, Holger}, biburl = {https://www.bibsonomy.org/bibtex/2a3c244c922bce30543d7a0c5b2eeab2b/dblp}, booktitle = {DSP}, crossref = {conf/icdsp/2015}, ee = {https://doi.org/10.1109/ICDSP.2015.7251939}, interhash = {9299774b50936503881848a261392fef}, intrahash = {a3c244c922bce30543d7a0c5b2eeab2b}, isbn = {978-1-4799-8058-1}, keywords = {dblp}, pages = {575-579}, publisher = {IEEE}, timestamp = {2024-04-10T15:06:07.000+0200}, title = {Hardware accelerator for minimum mean square error interference alignment.}, url = {http://dblp.uni-trier.de/db/conf/icdsp/icdsp2015.html#KockBB15}, year = 2015 } @inproceedings{7251939, abstract = {A dedicated hardware architecture for the digital baseband processing of minimum mean square error interference alignment is presented. The computationally intensive task of calculating the precoding and decoding matrices has been implemented and the underlying algorithm has been optimized for real-time capability, efficiency and flexibility. The required number of iterations has been optimized and appropriate low-latency algorithms for the computation of basic operations have been identified to meet a real-time constraint of 1ms processing latency. The architecture has been verified and synthesized for a Xilinx Virtex-6 LX550T FPGA. The maximum number of antennas, users and data streams is configurable at synthesis time. The actual parameters are configurable at runtime. Different degrees of parallelism allow a trade-off between resource requirements, latency and throughput. The target FPGA resources are sufficient for real-time system configurations up to 5 users with 3 antennas.}, added-at = {2016-04-20T12:59:34.000+0200}, author = {Kock, M. and Busch, S. and Blume, H.}, biburl = {https://www.bibsonomy.org/bibtex/2c32eea29fcb505f3fb5d0ccc3d7831a7/imsl3s}, booktitle = {2015 IEEE International Conference on Digital Signal Processing (DSP)}, description = {IEEE Xplore Abstract - Hardware accelerator for minimum mean square error interference alignment}, doi = {10.1109/ICDSP.2015.7251939}, interhash = {9299774b50936503881848a261392fef}, intrahash = {c32eea29fcb505f3fb5d0ccc3d7831a7}, issn = {1546-1874}, keywords = {2015 alignment interference myown}, month = {July}, pages = {575-579}, timestamp = {2016-04-20T12:59:34.000+0200}, title = {Hardware accelerator for minimum mean square error interference alignment}, url = {http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=7251939}, year = 2015 }