Author of the publication

A 1.4Mpixel CMOS image sensor with multiple row-rescan based data sampling for optical camera communication.

, , , , , , , and . A-SSCC, page 17-20. IEEE, (2014)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

No persons found for author name Kousai, Shouhei
add a person with the name Kousai, Shouhei
 

Other publications of authors with the same name

A 2.4-GHz Temperature-Compensated CMOS LC-VCO for Low Frequency Drift Low-Power Direct-Modulation GFSK Transmitters., , , , , , , , , and 2 other author(s). IEICE Trans. Electron., 88-C (4): 490-495 (2005)An Octave-Range, Watt-Level, Fully-Integrated CMOS Switching Power Mixer Array for Linearization and Back-Off-Efficiency Improvement., and . IEEE J. Solid State Circuits, 44 (12): 3376-3392 (2009)A 2.9mW, +/- 85ppm accuracy reference clock generator based on RC oscillator with on-chip temperature calibration., , , and . VLSIC, page 1-2. IEEE, (2014)A new wave of CMOS power amplifier innovations: Fusing digital and analog techniques with large signal RF operations., , , , and . CICC, page 1-8. IEEE, (2014)F5: Advanced RF CMOS transmitter techniques., , , , , and . ISSCC, page 1-2. IEEE, (2015)A 187.5µVrms-read-noise 51mW 1.4Mpixel CMOS image sensor with PMOSCAP column CDS and 10b self-differential offset-cancelled pipeline SAR-ADC., , , , , , , , , and 2 other author(s). ISSCC, page 494-495. IEEE, (2013)Session 9 overview: Wireless transceiver techniques: Wireless subcommittee., and . ISSCC, page 160-161. IEEE, (2012)A Neuromorphic Chip Optimized for Deep Learning and CMOS Technology With Time-Domain Analog and Digital Mixed-Signal Processing., , , and . IEEE J. Solid State Circuits, 52 (10): 2679-2689 (2017)A 19.7 MHz, Fifth-Order Active-RCChebyshev LPF for Draft IEEE802.11n With Automatic Quality-Factor Tuning Scheme., , , and . IEEE J. Solid State Circuits, 42 (11): 2326-2337 (2007)A-104 dBc/Hz In-Band Phase Noise 3 GHz All Digital PLL with Phase Interpolation Based Hierarchical Time to Digital Converter., , , , , and . IEICE Trans. Electron., 95-C (6): 1008-1016 (2012)