Author of the publication

Exploring Dynamic Reconfigurable CORDIC Co-Processors Tightly Coupled with a VLIW-SIMD Soft-Processor Architecture

, , , and . Applied Reconfigurable Computing, Springer, (2015)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Dynamic self-reconfiguration of a MIPS-based soft-core processor architecture., , , , , and . J. Parallel Distributed Comput., (2019)Evolutionary Algorithms for Instruction Scheduling, Operation Merging, and Register Allocation in VLIW Compilers., , and . J. Signal Process. Syst., 92 (7): 655-678 (2020)Exploring Dynamic Reconfigurable CORDIC Co-Processors Tightly Coupled with a VLIW-SIMD Soft-Processor Architecture, , , and . Applied Reconfigurable Computing, Springer, (2015)Dynamic Self-Reconfiguration of a MIPS-Based Soft-Processor Architecture, , , , , and . Parallel and Distributed Processing Symposium Workshops, 2016 IEEE International, page 172--180. IEEE, (2016)Deep Learning for Advanced Driver Assistance Systems, , , , and . Towards a Common Software/Hardware Methodology for Future Advanced Driver Assistance Systems, (2017)Using a Genetic Algorithm Approach to Reduce Register File Pressure during Instruction Scheduling, , , , , and . International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS XVII)), IEEE, (2017)Dynamic self-reconfiguration of a MIPS-based soft-core processor architecture, , , , , and . Journal of Parallel and Distributed Computing, (2017)Application-specific soft-core vector processor for advanced driver assistance systems, , , , and . International Conference on Field Programmable Logic and Applications (FPL), IEEE, (2017)TUKUTURI: eine dynamisch selbstrekonfigurierbare Softcore Prozessorarchitektur.. University of Hanover, Hannover, Germany, (2021)Instruction merging to increase parallelism in VLIW architectures., , , , and . SoC, page 143-146. IEEE, (2009)