Author of the publication

Design and analysis of low timing-skew clock generation for time-interleaved sampled-data systems.

, , and . ISCAS (4), page 441-444. IEEE, (2002)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

A 10.7-MHz bandpass sigma-delta modulator using double-delay single-opamp SC resonator with double-sampling., , , , , and . ISCAS (1), page 1061-1064. IEEE, (2003)Design and analysis of low timing-skew clock generation for time-interleaved sampled-data systems., , and . ISCAS (4), page 441-444. IEEE, (2002)A 5.35 mW 10 MHz bandwidth CT third-order ΔΣ modulator with single Opamp achieving 79.6/84.5 dB SNDR/DR in 65 nm CMOS., , , , and . A-SSCC, page 285-288. IEEE, (2017)A 2.5-V 57-MHz 15-tap SC bandpass interpolating filter with 320-MS/s output for DDFS system in 0.35-μ hboxm CMOS., , and . IEEE J. Solid State Circuits, 39 (1): 87-99 (2004)An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC., , , , , , and . IEEE J. Solid State Circuits, 47 (11): 2763-2772 (2012)A 6 b 5 GS/s 4 Interleaved 3 b/Cycle SAR ADC., , , , and . IEEE J. Solid State Circuits, 51 (2): 365-377 (2016)60-dB SNDR 100-MS/s SAR ADCs With Threshold Reconfigurable Reference Error Calibration., , , , , , , and . IEEE J. Solid State Circuits, 52 (10): 2576-2588 (2017)A Two-Way Interleaved 7-b 2.4-GS/s 1-Then-2 b/Cycle SAR ADC With Background Offset Calibration., , , , and . IEEE J. Solid State Circuits, 53 (3): 850-860 (2018)A digital LDO with transient enhancement and limit cycle oscillation reduction., , , and . APCCAS, page 25-28. IEEE, (2016)20.4 An output-capacitor-free analog-assisted digital low-dropout regulator with tri-loop control., , , and . ISSCC, page 342-343. IEEE, (2017)