@inproceedings{conf/dasip/HesselbarthSB15, added-at = {2021-10-14T00:00:00.000+0200}, author = {Hesselbarth, Sebastian and Schewior, Gregor and Blume, Holger}, biburl = {https://www.bibsonomy.org/bibtex/289e27cb3761b76888406ca6a8ee477b1/dblp}, booktitle = {DASIP}, crossref = {conf/dasip/2015}, ee = {https://doi.org/10.1109/DASIP.2015.7367249}, interhash = {46b6b16902a1ad99fe686ef34275dddb}, intrahash = {89e27cb3761b76888406ca6a8ee477b1}, isbn = {978-1-4673-7738-6}, keywords = {dblp}, pages = {1-7}, publisher = {IEEE}, timestamp = {2024-04-10T03:49:49.000+0200}, title = {Fast and accurate power estimation for application-specific instruction set processors using FPGA emulation.}, url = {http://dblp.uni-trier.de/db/conf/dasip/dasip2015.html#HesselbarthSB15}, year = 2015 } @inproceedings{7367249, abstract = {This paper presents an FPGA accelerated power estimation methodology for a Cadence Tensilica Xtensa LX5 ASIP. Based on hybrid functional level (FLPA) and instruction level power analysis (ILPA), the model can be mapped onto an FPGA together with the functional emulation. This enables fast and accurate estimation of application-specific power consumption and energy per task at early design stages which is crucial for power-aware design of instruction set extensions. The approach allows both hardware and software designers to optimize their implementations for power efficiency. The methodology for the ASIP and considerations for FPGA implementation are described and validated against GTL power simulation on different benchmarks. Results yield a %MAE of less than 7.0% and NRMSE of less than 6.9%. Finally, instruction set extensions for traffic sign detection are evaluated on real-world image sizes. It is shown that performance is improved by 11.2x while still reducing required energy by 10.5x.}, added-at = {2016-04-20T12:58:35.000+0200}, author = {Hesselbarth, S. and Schewior, G. and Blume, H.}, biburl = {https://www.bibsonomy.org/bibtex/21a4cdffd41f4ad28bf6e37eb8358a6e7/imsl3s}, booktitle = {Design and Architectures for Signal and Image Processing (DASIP), 2015 Conference on}, description = {IEEE Xplore Abstract - Fast and accurate power estimation for application-specific instruction set processors using FPGA em...}, doi = {10.1109/DASIP.2015.7367249}, interhash = {46b6b16902a1ad99fe686ef34275dddb}, intrahash = {1a4cdffd41f4ad28bf6e37eb8358a6e7}, keywords = {2015 estimation myown power}, month = {Sept}, pages = {1-7}, timestamp = {2016-04-20T12:59:46.000+0200}, title = {Fast and accurate power estimation for application-specific instruction set processors using FPGA emulation}, url = {http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=7367249}, year = 2015 }