M. S.. International Journal of Applied Control, Electrical and Electronics Engineering (IJACEEE), 2 (1):
31-43(February 2014)
Abstract
This is a high performance NoC Router that handles precise localizations of the faulty parts of the NoC. The
proposed router is based on new error detection mechanisms suitable for dynamic NoCs, where the position of
processor elements or faulty blocks varies during runtime. Indeed, I propose an online Error detection
mechanism using CRC Algorithm. Proposed mechanism is able to discriminate permanent and transient errors
and localize precisely the position of the faulty blocks in the NoC routers, while preserving the throughput, the
network load, and the data packet latency.
%0 Journal Article
%1 noauthororeditor
%A S., Mitun
%D 2014
%J International Journal of Applied Control, Electrical and Electronics Engineering (IJACEEE)
%K Algorithm Back CRC Chip Code Detection Error Loop Module Network on
%N 1
%P 31-43
%T PRODESIGN OF HIGH PERFORMANCE NOC
ROUTER
%U http://airccse.com/ijaceee/papers/2114ijaceee03.pdf
%V 2
%X This is a high performance NoC Router that handles precise localizations of the faulty parts of the NoC. The
proposed router is based on new error detection mechanisms suitable for dynamic NoCs, where the position of
processor elements or faulty blocks varies during runtime. Indeed, I propose an online Error detection
mechanism using CRC Algorithm. Proposed mechanism is able to discriminate permanent and transient errors
and localize precisely the position of the faulty blocks in the NoC routers, while preserving the throughput, the
network load, and the data packet latency.
@article{noauthororeditor,
abstract = {This is a high performance NoC Router that handles precise localizations of the faulty parts of the NoC. The
proposed router is based on new error detection mechanisms suitable for dynamic NoCs, where the position of
processor elements or faulty blocks varies during runtime. Indeed, I propose an online Error detection
mechanism using CRC Algorithm. Proposed mechanism is able to discriminate permanent and transient errors
and localize precisely the position of the faulty blocks in the NoC routers, while preserving the throughput, the
network load, and the data packet latency.
},
added-at = {2018-06-19T10:39:54.000+0200},
author = {S., Mitun},
biburl = {https://www.bibsonomy.org/bibtex/2a8a75150bffc200f28284e54e52ab1a4/electical12345},
interhash = {c58899f22c4f7796c5a42ceb0eeae987},
intrahash = {a8a75150bffc200f28284e54e52ab1a4},
issn = {2394 - 0816},
journal = {International Journal of Applied Control, Electrical and Electronics Engineering (IJACEEE)},
keywords = {Algorithm Back CRC Chip Code Detection Error Loop Module Network on},
language = {English},
month = feb,
number = 1,
pages = {31-43},
timestamp = {2018-06-19T10:39:54.000+0200},
title = {PRODESIGN OF HIGH PERFORMANCE NOC
ROUTER},
url = {http://airccse.com/ijaceee/papers/2114ijaceee03.pdf},
volume = 2,
year = 2014
}