R. Kabiraj Sethi. International Journal of Advanced Computer Science and Applications(IJACSA), (2012)
Abstract
In this paper, a high speed squaring circuit for binary numbers is proposed. High speed Vedic multiplier is used for design of the proposed squaring circuit. The key to our success is that only one Vedic multiplier is used instead of four multipliers reported in the literature. In addition, one squaring circuit is used twice. Our proposed Squaring Circuit seems to have better performance in terms of speed.
%0 Journal Article
%1 IJACSA.2012.030220
%A Kabiraj Sethi, Rutuparna Panda
%D 2012
%J International Journal of Advanced Computer Science and Applications(IJACSA)
%K VHDL. VLSI; Vedic binary design; hardware mathematics; multiplication;
%N 2
%T An Improved Squaring Circuit for Binary Numbers
%U http://ijacsa.thesai.org/
%V 3
%X In this paper, a high speed squaring circuit for binary numbers is proposed. High speed Vedic multiplier is used for design of the proposed squaring circuit. The key to our success is that only one Vedic multiplier is used instead of four multipliers reported in the literature. In addition, one squaring circuit is used twice. Our proposed Squaring Circuit seems to have better performance in terms of speed.
@article{IJACSA.2012.030220,
abstract = {In this paper, a high speed squaring circuit for binary numbers is proposed. High speed Vedic multiplier is used for design of the proposed squaring circuit. The key to our success is that only one Vedic multiplier is used instead of four multipliers reported in the literature. In addition, one squaring circuit is used twice. Our proposed Squaring Circuit seems to have better performance in terms of speed.},
added-at = {2014-02-21T08:00:08.000+0100},
author = {{Kabiraj Sethi}, Rutuparna Panda},
biburl = {https://www.bibsonomy.org/bibtex/2094b565ab40cbece7344c184e2b5f19c/thesaiorg},
interhash = {2ba385ce5ca178829d204e033b81a197},
intrahash = {094b565ab40cbece7344c184e2b5f19c},
journal = {International Journal of Advanced Computer Science and Applications(IJACSA)},
keywords = {VHDL. VLSI; Vedic binary design; hardware mathematics; multiplication;},
number = 2,
timestamp = {2014-02-21T08:00:08.000+0100},
title = {{An Improved Squaring Circuit for Binary Numbers}},
url = {http://ijacsa.thesai.org/},
volume = 3,
year = 2012
}