Performance is one of the leading factors in the
current processor designs. A processor’s efficiency highly
depends upon the organization of its cache. In the multi-level
caches, the existing scheme of addressing the cache memory
produces a significant fraction of address conflicts at the lower
level cache. This increases the global miss rate which
diminishes the cache and processor performance. This problem
becomes more severe in multi-processing environment
because of conflicts of inter-process interference. An approach
that performs the cache addressing efficiently in multi-level
caches is proposed in this paper. The experimental results
show that this scheme significantly decreases the global miss
rate of the caches and the cycles per instruction (CPI)
performance metric of the processor.
%0 Generic
%1 salwan2013indexfirst
%A Salwan, Hemant
%B 2013 Mobile Communication - I
%D 2013
%E Kaushik, Dr. B K
%I ACEEE (A Computer division of IDES)
%K addressing cache memory
%T An Index-first Addressing Scheme for Multi-level Caches
%U http://searchdl.org/public/book_series/LSCS/2/40.pdf
%X Performance is one of the leading factors in the
current processor designs. A processor’s efficiency highly
depends upon the organization of its cache. In the multi-level
caches, the existing scheme of addressing the cache memory
produces a significant fraction of address conflicts at the lower
level cache. This increases the global miss rate which
diminishes the cache and processor performance. This problem
becomes more severe in multi-processing environment
because of conflicts of inter-process interference. An approach
that performs the cache addressing efficiently in multi-level
caches is proposed in this paper. The experimental results
show that this scheme significantly decreases the global miss
rate of the caches and the cycles per instruction (CPI)
performance metric of the processor.
@conference{salwan2013indexfirst,
abstract = {Performance is one of the leading factors in the
current processor designs. A processor’s efficiency highly
depends upon the organization of its cache. In the multi-level
caches, the existing scheme of addressing the cache memory
produces a significant fraction of address conflicts at the lower
level cache. This increases the global miss rate which
diminishes the cache and processor performance. This problem
becomes more severe in multi-processing environment
because of conflicts of inter-process interference. An approach
that performs the cache addressing efficiently in multi-level
caches is proposed in this paper. The experimental results
show that this scheme significantly decreases the global miss
rate of the caches and the cycles per instruction (CPI)
performance metric of the processor.},
added-at = {2014-02-05T07:17:52.000+0100},
author = {Salwan, Hemant},
biburl = {https://www.bibsonomy.org/bibtex/27e854d390a25e0adb9389dde06047552/idescitation},
booktitle = {2013 Mobile Communication - I},
editor = {Kaushik, Dr. B K},
interhash = {9599a66774d9cf0ebf156696e83ad20f},
intrahash = {7e854d390a25e0adb9389dde06047552},
keywords = {addressing cache memory},
organization = {Institute of Doctors Engineers and Scientists},
publisher = {ACEEE (A Computer division of IDES)},
timestamp = {2014-02-05T07:17:52.000+0100},
title = {An Index-first Addressing Scheme for Multi-level Caches},
url = {http://searchdl.org/public/book_series/LSCS/2/40.pdf},
year = 2013
}