FPGA Based Hybrid LMS Algorithm Design on Distributed Arithmetic
Y. Gopal. International Journal of Trend in Scientific Research and Development, 3 (1):
558-563(Dezember 2018)
Zusammenfassung
Filter plays a major role for removal of unwanted signal noise from the original signal, especially Adaptive FIR filter is easy to attract for many applications, where it is need to minimize computational requirement. This paper shows a novel pipelined design for low-power, high-throughput, and low-area implementation of adaptive lter based on distributed arithmetic DA . The DA formulation utilized for two separate blocks weight update block and filtering operations requires larger area and is n't suited for higher order filters therefore causes reduction in the throughput. These issues have been overcome by efficient distributed formulation of Adaptive filters. LMS adaptation performed on a sample by sample basis is replaced by a dynamic LUT update by the weight update scheme. Adder based shift accumulation for inner product computation replaced by conditional signed carry-save accumulation to reduces the sampling period and area density. Yamuna P | B K Venu Gopal "FPGA Based Hybrid LMS Algorithm Design on Distributed Arithmetic" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-1 , December 2018, URL: http://www.ijtsrd.com/papers/ijtsrd19018.pdf
%0 Journal Article
%1 noauthororeditor
%A Gopal, Yamuna P | B K Venu
%D 2018
%J International Journal of Trend in Scientific Research and Development
%K Adaptive Arithmetic Cancellation Carrysave DA Digital Distributed Filter LMS Noise Processing Signal VHDL adder algorithm
%N 1
%P 558-563
%T FPGA Based Hybrid LMS Algorithm Design on Distributed Arithmetic
%U http://www.ijtsrd.com/engineering/electronics-and-communication-engineering/19018/fpga-based-hybrid-lms-algorithm-design-on-distributed-arithmetic/yamuna-p
%V 3
%X Filter plays a major role for removal of unwanted signal noise from the original signal, especially Adaptive FIR filter is easy to attract for many applications, where it is need to minimize computational requirement. This paper shows a novel pipelined design for low-power, high-throughput, and low-area implementation of adaptive lter based on distributed arithmetic DA . The DA formulation utilized for two separate blocks weight update block and filtering operations requires larger area and is n't suited for higher order filters therefore causes reduction in the throughput. These issues have been overcome by efficient distributed formulation of Adaptive filters. LMS adaptation performed on a sample by sample basis is replaced by a dynamic LUT update by the weight update scheme. Adder based shift accumulation for inner product computation replaced by conditional signed carry-save accumulation to reduces the sampling period and area density. Yamuna P | B K Venu Gopal "FPGA Based Hybrid LMS Algorithm Design on Distributed Arithmetic" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-1 , December 2018, URL: http://www.ijtsrd.com/papers/ijtsrd19018.pdf
@article{noauthororeditor,
abstract = {Filter plays a major role for removal of unwanted signal noise from the original signal, especially Adaptive FIR filter is easy to attract for many applications, where it is need to minimize computational requirement. This paper shows a novel pipelined design for low-power, high-throughput, and low-area implementation of adaptive lter based on distributed arithmetic DA . The DA formulation utilized for two separate blocks weight update block and filtering operations requires larger area and is n't suited for higher order filters therefore causes reduction in the throughput. These issues have been overcome by efficient distributed formulation of Adaptive filters. LMS adaptation performed on a sample by sample basis is replaced by a dynamic LUT update by the weight update scheme. Adder based shift accumulation for inner product computation replaced by conditional signed carry-save accumulation to reduces the sampling period and area density. Yamuna P | B K Venu Gopal "FPGA Based Hybrid LMS Algorithm Design on Distributed Arithmetic" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-1 , December 2018, URL: http://www.ijtsrd.com/papers/ijtsrd19018.pdf
},
added-at = {2019-04-13T12:15:41.000+0200},
author = {Gopal, Yamuna P | B K Venu},
biburl = {https://www.bibsonomy.org/bibtex/2843f36f8188fe81f343d9d55eabfeb08/ijtsrd},
interhash = {ba56aba8372a5fed80e1f7400659c3ef},
intrahash = {843f36f8188fe81f343d9d55eabfeb08},
issn = {2456-6470},
journal = {International Journal of Trend in Scientific Research and Development},
keywords = {Adaptive Arithmetic Cancellation Carrysave DA Digital Distributed Filter LMS Noise Processing Signal VHDL adder algorithm},
language = {English},
month = dec,
number = 1,
pages = {558-563},
timestamp = {2019-04-13T12:15:41.000+0200},
title = {FPGA Based Hybrid LMS Algorithm Design on Distributed Arithmetic
},
url = {http://www.ijtsrd.com/engineering/electronics-and-communication-engineering/19018/fpga-based-hybrid-lms-algorithm-design-on-distributed-arithmetic/yamuna-p},
volume = 3,
year = 2018
}