@dblp

VLSI architecture of digital matched filter and prime interleaver for W-CDMA.

, , , , and . ISCAS (3), page 269-272. IEEE, (2002)

Links and resources

Tags