Author of the publication

TEI-power: Temperature Effect Inversion-Aware Dynamic Thermal Management.

, , , , , and . ACM Trans. Design Autom. Electr. Syst., 22 (3): 51:1-51:25 (2017)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Coarse-grained reconfigurable architecture for multiple application domains: a case study., , , , , , and . ICHIT, volume 321 of ACM International Conference Proceeding Series, page 546-553. ACM, (2009)A Diagnosable Network-on-Chip for FPGA Verification of Intellectual Properties., , , and . IEEE Des. Test, 36 (2): 81-87 (2019)Florian: Developing a Low-Power RISC-V Multicore Processor with a Shared Lightweight FPU., , , , , , and . ISLPED, page 1-6. IEEE, (2023)K-means Clustering-specific Lightweight RISC-V processor., , , , , , , and . ISOCC, page 391-392. IEEE, (2021)TIP: A Temperature Effect Inversion-Aware Ultra-Low Power System-on-Chip Platform., , , , and . ISLPED, page 1-6. IEEE, (2019)Designing Low-Power RISC-V Multicore Processors With a Shared Lightweight Floating Point Unit for IoT Endnodes., , , , , , and . IEEE Trans. Circuits Syst. I Regul. Pap., 71 (9): 4106-4119 (September 2024)A host-accelerator communication architecture design for efficient binary acceleration., , and . ISOCC, page 361-364. IEEE, (2011)Software-Level Approaches for Tolerating Transient Faults in a Coarse-GrainedReconfigurable Architecture., , and . IEEE Trans. Dependable Secur. Comput., 11 (4): 392-398 (2014)Developing an Ultra-low Power RISC-V Processor for Anomaly Detection., , , , , and . DATE, page 1-2. IEEE, (2023)Acceleration of control flow on CGRA using advanced predicated execution., , and . FPT, page 429-432. IEEE, (2010)