From post

Fast and Inexpensive High-Level Synthesis Design Space Exploration: Machine Learning to the Rescue.

, и . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 42 (11): 3939-3950 (ноября 2023)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed.

 

Другие публикации лиц с тем же именем

Design and Optimization of Reliable Hardware Accelerators: Leveraging the Advantages of High-Level Synthesis., , и . IOLTS, стр. 232-235. IEEE, (2018)Hardware Trojan avoidance and detection for dynamically re-configurable FPGAs., и . FPT, стр. 193-196. IEEE, (2016)Approximating Behavioral HW Accelerators through Selective Partial Extractions onto Synthesizable Predictive Models., и . ICCAD, стр. 1-8. ACM, (2019)Low Power Design of Runtime Reconfigurable FPGAs through Contexts Approximations., и . ICCD, стр. 524-531. IEEE, (2019)Efficient Functional Locking of Behavioral IPs., и . MWSCAS, стр. 639-642. IEEE, (2020)Precision tunable RTL macro-modelling cycle-accurate power estimation., и . IET Comput. Digit. Tech., 5 (2): 95-103 (2011)MIRROR: MaxImizing the Re-usability of RTL thrOugh RTL to C CompileR., и . DATE, стр. 1-6. IEEE, (2023)Learning from the Past: Efficient High-level Synthesis Design Space Exploration for FPGAs., и . ACM Trans. Design Autom. Electr. Syst., 27 (4): 34:1-34:23 (2022)Autonomous temperature control technique in VLSI circuits through logic replication., и . IET Comput. Digit. Tech., 3 (1): 62-71 (2009)Fast and Inexpensive High-Level Synthesis Design Space Exploration: Machine Learning to the Rescue., и . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 42 (11): 3939-3950 (ноября 2023)