Author of the publication

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

New structures for very high-frequency CMOS clock dividers., and . ISCAS (4), page 622-625. IEEE, (2001)A 3.8 mW/Gbps Quad-Channel 8.5-13 Gbps Serial Link With a 5 Tap DFE and a 4 Tap Transmit FFE in 28 nm CMOS., , , , , , , , , and 3 other author(s). IEEE J. Solid State Circuits, 51 (4): 881-892 (2016)An 182mW 1-60Gb/s Configurable PAM-4/NRZ Transceiver for Large Scale ASIC Integration in 7nm FinFET Technology., , , , , , , , , and 12 other author(s). ISSCC, page 120-122. IEEE, (2022)An 8.5-11.5-Gbps SONET Transceiver With Referenceless Frequency Acquisition., , , , , , and . IEEE J. Solid State Circuits, 48 (8): 1875-1884 (2013)2.2 A 780mW 4×28Gb/s transceiver for 100GbE gearbox PHY in 40nm CMOS., , , , , , , and . ISSCC, page 40-41. IEEE, (2014)Design of CMOS CML circuits for high-speed broadband communications., and . ISCAS (2), page 204-207. IEEE, (2003)Dynamics of high-frequency CMOS dividers., and . ISCAS (5), page 421-424. IEEE, (2002)A 34 Gb/s Distributed 2: 1 MUX and CMU Using 0.18$muhbox m$CMOS., , and . IEEE J. Solid State Circuits, 41 (9): 2067-2076 (2006)High-frequency CML clock dividers in 0.13-μm CMOS operating up to 38 GHz., and . IEEE J. Solid State Circuits, 40 (8): 1658-1661 (2005)A Sub-2 W 39.8-44.6 Gb/s Transmitter and Receiver Chipset With SFI-5.2 Interface in 40 nm CMOS., , , , , , , , , and . IEEE J. Solid State Circuits, 48 (12): 3219-3228 (2013)