Author of the publication

Dynamic Sparse Training: Find Efficient Sparse Network From Scratch With Trainable Masked Layers.

, , , , and . ICLR, OpenReview.net, (2020)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Mix and Match: A Novel FPGA-Centric Deep Neural Network Quantization Framework., , , , , , , and . CoRR, (2020)A programmable baseband processor for massive MIMO uplink multi-user detection., , , , , and . ASICON, page 1-4. IEEE, (2015)FTDL: An FPGA-tailored Architecture for Deep Learning Systems., , , , , and . FPGA, page 320. ACM, (2020)Dynamic Sparse Training: Find Efficient Sparse Network From Scratch With Trainable Masked Layers., , , , and . ICLR, OpenReview.net, (2020)Ultra-low latency continuous block-parallel stream windowing using FPGA on-chip memory., , , and . FPT, page 56-63. IEEE, (2017)A Heterogeneous System for Real-Time Detection with AdaBoost., , , , , and . HPCC/SmartCity/DSS, page 839-843. IEEE Computer Society, (2016)CSB-RNN: a faster-than-realtime RNN acceleration framework with compressed structured blocks., , , , , , , , and . ICS, page 24:1-24:12. ACM, (2020)ECI: a Customizable Cache Coherency Stack for Hybrid FPGA-CPU Architectures., , , , , , and . CoRR, (2022)Mix and Match: A Novel FPGA-Centric Deep Neural Network Quantization Framework., , , , , , , and . HPCA, page 208-220. IEEE, (2021)FTDL: A Tailored FPGA-Overlay for Deep Learning with High Scalability., , , , , , and . DAC, page 1-6. IEEE, (2020)