Author of the publication

Peripheral Memory: A Technique for Fighting Memory Bandwidth Bottleneck.

, , and . IEEE Comput. Archit. Lett., 14 (1): 54-57 (2015)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Post-Training BatchNorm Recalibration., and . CoRR, (2020)Thanks for Nothing: Predicting Zero-Valued Activations with Lightweight Convolutional Neural Networks., , , and . ECCV (10), volume 12355 of Lecture Notes in Computer Science, page 234-250. Springer, (2020)Low-Complexity Policies for Energy-Performance Tradeoff in Chip-Multi-Processors., , and . IEEE Trans. Very Large Scale Integr. Syst., 16 (9): 1243-1248 (2008)Scheduling Multiple Multithreaded Applications on Asymmetric and Symmetric Chip Multiprocessors., , and . PAAP, page 65-72. IEEE Computer Society, (2010)Memristor-based IMPLY logic design procedure., , , and . ICCD, page 142-147. IEEE Computer Society, (2011)Task Scheduling Based On Thread Essence and Resource Limitations., , and . J. Comput., 7 (1): 53-64 (2012)Multi-Amdahl: Optimal Resource Sharing with Multiple Program Execution Segments, , and . CoRR, (2011)Interconnect-power dissipation in a microprocessor., , , and . SLIP, page 7-13. ACM, (2004)Non-Blocking Simultaneous Multithreading: Embracing the Resiliency of Deep Neural Networks., and . MICRO, page 256-269. IEEE, (2020)Memristor-Based Material Implication (IMPLY) Logic: Design Principles and Methodologies., , , , , and . IEEE Trans. Very Large Scale Integr. Syst., 22 (10): 2054-2066 (2014)