Author of the publication

Design Automation for Binarized Neural Networks: A Quantum Leap Opportunity?

, , and . ISCAS, page 1-5. IEEE, (2018)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

State-of-the-Art SoC Communication Architectures., , , and . Embedded Systems Handbook, CRC Press, (2005)A Class of Code Compression Schemes for Reducing Power Consumption in Embedded Microprocessor Systems., , and . IEEE Trans. Computers, 53 (4): 467-482 (2004)Origami: A 803-GOp/s/W Convolutional Network Accelerator., and . IEEE Trans. Circuits Syst. Video Techn., 27 (11): 2461-2475 (2017)A Scalable Near-Memory Architecture for Training Deep Neural Networks on Large In-Memory Datasets., , , and . CoRR, (2018)Efficient Image Dataset Classification Difficulty Estimation for Predicting Deep-Learning Accuracy., , , , , and . CoRR, (2018)Trimming Feature Extraction and Inference for MCU-Based Edge NILM: A Systematic Approach., , , and . IEEE Trans. Ind. Informatics, 18 (2): 943-952 (2022)TCN-CUTIE: A 1, 036-TOp/s/W, 2.72-µJ/Inference, 12.2-mW All-Digital Ternary Accelerator in 22-nm FDX Technology., , , , and . IEEE Micro, 43 (1): 42-48 (2023)Accelerating Inference of Convolutional Neural Networks Using In-memory Computing., , , and . Frontiers Comput. Neurosci., (2021)Layout-driven memory synthesis for embedded systems-on-chip., , , and . IEEE Trans. Very Large Scale Integr. Syst., 10 (2): 96-105 (2002)Scheduling battery usage in mobile systems., , , , and . IEEE Trans. Very Large Scale Integr. Syst., 11 (6): 1136-1143 (2003)