Author of the publication

Exploring Software Partitions for Fast Security Processing on a Multiprocessor Mobile SoC.

, , , , , and . IEEE Trans. Very Large Scale Integr. Syst., 15 (6): 699-710 (2007)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

SLOPES: Hardware-Software Cosynthesis of Low-Power Real-Time Distributed Embedded Systems With Dynamically Reconfigurable FPGAs., , and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 26 (3): 508-526 (2007)Analytical Modeling of the SMART NoC., and . IEEE Trans. Multi Scale Comput. Syst., 3 (4): 242-254 (2017)A Monolithic 3D Hybrid Architecture for Energy-Efficient Computation., and . IEEE Trans. Multi Scale Comput. Syst., 4 (4): 533-547 (2018)A Hierarchical Inference Model for Internet-of-Things., , and . IEEE Trans. Multi Scale Comput. Syst., 4 (3): 260-271 (2018)A BIST scheme for RTL circuits based on symbolic testabilityanalysis., , and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 19 (1): 111-128 (2000)A low overhead design for testability and test generation technique for core-based systems-on-a-chip., , and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 18 (11): 1661-1676 (1999)Synthesis of Algorithm-Based Fault-Tolerant Systems from Dependence Graphs., and . IEEE Trans. Parallel Distributed Syst., 4 (8): 864-874 (1993)Efficient Design for Testability Solution Based on Unsatisfiability for Register-Transfer Level Circuits., and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 26 (7): 1339-1345 (2007)Totally self-checking checker designs for Bose-Lin, Bose, and Blaum codes.. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 10 (1): 136-143 (1991)Fully Dynamic Inference with Deep Neural Networks., , , and . CoRR, (2020)