Author of the publication

A Study of Hardware Complexity for PSSS Systems Based on Real-Valued Spreading Sequences.

, , , , and . VTC Fall, page 1-5. IEEE, (2021)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Modular Data Link Layer Processing for THz communication., , , , and . DDECS, page 1-5. IEEE, (2019)An Unnoticed Property in QC-LDPC Codes to Find the Message from the Codeword in Non-Systematic Codes., , , , and . EuCNC, page 6-9. IEEE, (2019)Real-Valued Spreading Sequences for PSSS Based High-Speed Wireless Systems., , , , , and . IEEE Access, (2022)A Hardware Optimized High Throughput LDPC Decoder Supporting 3 Tb/s in 28 nm CMOS., , , , , , , and . PIMRC, page 1326-1331. IEEE, (2022)Early Stopping of BP Polar Decoding Based on Parity-Check Sums., , and . VTC Spring, page 1-5. IEEE, (2022)550 Gbps Fully Parallel Fully Unrolled LDPC Decoder in 28 nm CMOS Technology., , , and . EuCNC, page 429-433. IEEE, (2022)A Modified Rejection-Based Architecture to Find the First Two Minima in Min-Sum-Based LDPC Decoders., , , , and . WCNC, page 1-6. IEEE, (2020)Reduced-complexity decoding implementation of QC-LDPC codes with modified shuffling., , and . EURASIP J. Wirel. Commun. Netw., 2021 (1): 183 (2021)Ultra high speed 802.11n LDPC decoder with seven-stage pipeline in 28 nm CMOS., , , , , , , , and . VTC Spring, page 1-5. IEEE, (2022)100 Gbit/s End-to-End Communication: Adding Flexibility with Protocol Templates., , , , and . LCN, page 263-266. IEEE, (2018)