Author of the publication

Memory architecture template for Fast Block Matching algorithms on FPGAs.

, , , and . IPDPS Workshops, page 1-8. IEEE, (2010)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Performance of a LU decomposition on a multi-FPGA system compared to a low power commodity microprocessor system., , , and . Scalable Comput. Pract. Exp., (2007)Self-configurable architecture for reusable systems with Accelerated Relocation Circuit (SCARS-ARC)., , , and . IPDPS Workshops, page 1-4. IEEE, (2010)Pattern Recognition Tool to Detect Reconfigurable Patterns in MPEG4 Video Processing., , , , and . IPDPS, IEEE Computer Society, (2002)A Fast and Efficient FPGA-Based Implementation for Solving a System of Linear Interval Equations., and . FPT, page 291-292. IEEE, (2005)Dynamically reconfigurable systolic array accelerators: A case study with extended Kalman filter and discrete wavelet transform algorithms., , , , and . IET Comput. Digit. Tech., 4 (2): 126-142 (2010)Lifting kernel-based sprite codec., and . VCIP, volume 4310 of Proceedings of SPIE, page 86-98. SPIE, (2001)Reconfigurable media processing., and . Parallel Comput., 28 (7-8): 1111-1139 (2002)A survey of media processing approaches., and . IEEE Trans. Circuits Syst. Video Techn., 12 (8): 633-645 (2002)Cluster Extraction for Hybrid FPGA Architecture in Computation Intensive Applications., , and . ERSA, page 296. CSREA Press, (2004)Methodology to derive resource aware context adaptable architectures for FPGAs., and . IET Comput. Digit. Tech., 4 (1): 73-88 (2010)