Author of the publication

Clock generation and distribution for the 130-nm Itanium® 2 processor with 6-MB on-die L3 cache.

, , and . IEEE J. Solid State Circuits, 39 (4): 636-642 (2004)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name