@dblp

A 256-Kb Dual-VCC SRAM Building Block in 65-nm CMOS Process With Actively Clamped Sleep Transistor.

, , , , , , , , , , , , , and . IEEE J. Solid State Circuits, 42 (1): 233-242 (2007)

Links and resources

Tags