@dblp

8.4 A 0.33V/-40°C process/temperature closed-loop compensation SoC embedding all-digital clock multiplier and DC-DC converter exploiting FDSOI 28nm back-gate biasing.

, , , , , , , , , , , , , , , and . ISSCC, page 1-3. IEEE, (2015)

Links and resources

Tags