Author of the publication

Fabrication of a 3000-6-input-LUTs embedded and block-level power-gated nonvolatile FPGA chip using p-MTJ-based logic-in-memory structure.

, , , , , , , , , , and . VLSIC, page 172-. IEEE, (2015)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

10.5 A 90nm 20MHz fully nonvolatile microcontroller for standby-power-critical applications., , , , , , , , , and 4 other author(s). ISSCC, page 184-185. IEEE, (2014)Integer factorization using stochastic magnetic tunnel junctions., , , , , and . Nat., 573 (7774): 390-393 (2019)Dual-Port Field-Free SOT-MRAM Achieving 90-MHz Read and 60-MHz Write Operations under 55-nm CMOS Technology and 1.2-V Supply Voltage., , , , , , , , , and 10 other author(s). VLSI Circuits, page 1-2. IEEE, (2020)Double Free-Layer Magnetic Tunnel Junctions for Probabilistic Bits., , , , and . CoRR, (2020)A full-stack view of probabilistic computing with p-bits: devices, architectures and algorithms., , , , , , , , , and 2 other author(s). CoRR, (2023)Spintronic memristors for computing., , , , , , , and . CoRR, (2021)Double-Free-Layer Stochastic Magnetic Tunnel Junctions with Synthetic Antiferromagnets., , , , , and . CoRR, (2023)A delay circuit with 4-terminal magnetic-random-access-memory device for power-efficient time- domain signal processing., , , , , , , , , and 5 other author(s). ISCAS, page 1588-1591. IEEE, (2014)Dual-Port SOT-MRAM Achieving 90-MHz Read and 60-MHz Write Operations Under Field-Assistance-Free Condition., , , , , , , , , and 10 other author(s). IEEE J. Solid State Circuits, 56 (4): 1116-1128 (2021)A 90nm 12ns 32Mb 2T1MTJ MRAM., , , , , , , , , and 10 other author(s). ISSCC, page 462-463. IEEE, (2009)