Author of the publication

A 3.3-GS/s 6-b Fully Dynamic Pipelined ADC With Linearized Dynamic Amplifier.

, , , , , , , and . IEEE J. Solid State Circuits, 57 (6): 1673-1683 (2022)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

A 9.2-12.7 GHz Wideband Fractional-N Subsampling PLL in 28 nm CMOS With 280 fs RMS Jitter., , , and . IEEE J. Solid State Circuits, 50 (5): 1203-1213 (2015)New Associate Editor.. IEEE J. Solid State Circuits, 53 (5): 1243 (2018)A Self-Calibrated 16-GHz Subsampling-PLL-Based Fast-Chirp FMCW Modulator With 1.5-GHz Bandwidth., , , and . IEEE J. Solid State Circuits, 54 (12): 3503-3512 (2019)A 0.65-to-1.4 nJ/Burst 3-to-10 GHz UWB All-Digital TX in 90 nm CMOS for IEEE 802.15.4a., , , , , and . IEEE J. Solid State Circuits, 42 (12): 2860-2869 (2007)A 70 dB DR 10 b 0-to-80 MS/s Current-Integrating SAR ADC With Adaptive Dynamic Range., , , , and . IEEE J. Solid State Circuits, 49 (5): 1173-1183 (2014)New Associate Editor.. IEEE J. Solid State Circuits, 52 (4): 887 (2017)A Compact Wideband Front-End Using a Single-Inductor Dual-Band VCO in 90 nm Digital CMOS., , , , , , and . IEEE J. Solid State Circuits, 43 (12): 2693-2705 (2008)Correction to Ä 70 dB DR 10 b 0-to-80 MS/s Current-Integrating SAR ADC With Adaptive Dynamic Range"., , , , and . IEEE J. Solid State Circuits, 50 (2): 619 (2015)A 40 nm CMOS 0.4-6 GHz Receiver Resilient to Out-of-Band Blockers., , , , , , , and . IEEE J. Solid State Circuits, 46 (7): 1659-1671 (2011)New Associate Editors.. IEEE J. Solid State Circuits, 53 (4): 963-964 (2018)