Author of the publication

TAICHI: A Tiled Architecture for In-Memory Computing and Heterogeneous Integration.

, , , , , , and . IEEE Trans. Circuits Syst. II Express Briefs, 69 (2): 559-563 (2022)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

A wirelessly powered log-based closed-loop deep brain stimulation SoC with two-way wireless telemetry for treatment of neurological disorders., , , , , and . VLSIC, page 70-71. IEEE, (2012)Enabling closed-loop neural interface: A bi-directional interface circuit with stimulation artifact cancellation and cross-channel CM noise suppression., , , , , and . VLSIC, page 108-. IEEE, (2015)EP2: You're hired! The top 25 interview questions for circuit designers., and . ISSCC, page 516. IEEE, (2013)ADC trends and impact on SAR ADC architecture and analysis., and . CICC, page 1-8. IEEE, (2015)A 28.5-33.5GHz fractional-N PLL using a 3rd order noise shaping time-to-digital converter with 176fs resolution., , and . ESSCIRC, page 376-379. IEEE, (2015)A Simultaneous Multiband Continuous-Time ΔΣ ADC With 90-MHz Aggregate Bandwidth in 40-nm CMOS., and . ESSCIRC, page 1-4. IEEE, (2019)A Flexible 500 MHz to 3.6 GHz Wireless Receiver with Configurable DT FIR and IIR Filter Embedded in a 7b 21 MS/s SAR ADC., , , and . IEEE Trans. Circuits Syst. I Regul. Pap., 59-I (12): 2846-2857 (2012)A "digital" 6-bit ADC in 0.25-μm CMOS., and . IEEE J. Solid State Circuits, 37 (3): 432-437 (2002)A new transponder architecture with on-chip ADC for long-range telemetry applications., and . IEEE J. Solid State Circuits, 41 (5): 1142-1148 (2006)A 100 MS/s, 10.5 Bit, 2.46 mW Comparator-Less Pipeline ADC Using Self-Biased Ring Amplifiers., and . IEEE J. Solid State Circuits, 50 (10): 2331-2341 (2015)