Author of the publication

A fast Reed-Solomon Product-Code decoder without redundant computations.

, and . ISCAS (2), page 381-384. IEEE, (2004)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Time-Domain Joint Estimation of Fine Symbol Timing Offset and Integer Carrier Frequency Offset., and . VTC Spring, page 1186-1190. IEEE, (2008)Virtual Chip: Making Functional Models Work on Real Target Systems., , , , , and . DAC, page 170-173. ACM Press, (1998)Verification of a Microprocessor Using Real World Applications., , , and . DAC, page 181-184. ACM Press, (1999)Address code generation for DSP instruction-set architectures., and . ACM Trans. Design Autom. Electr. Syst., 8 (3): 384-395 (2003)A 2.74-pJ/bit, 17.7-Gb/s Iterative Concatenated-BCH Decoder in 65-nm CMOS for NAND Flash Memory., , , , and . IEEE J. Solid State Circuits, 48 (10): 2531-2540 (2013)Synthesis of Application Specific Instructions for Embedded DSP Software., , , , , and . IEEE Trans. Computers, 48 (6): 603-614 (1999)Multi-Mode QC-LDPC Decoding Architecture With Novel Memory Access Scheduling for 5G New-Radio Standard., , , and . IEEE Trans. Circuits Syst. I Regul. Pap., 69 (5): 2035-2048 (2022)Improved Sorting Architecture for K-Best MIMO Detection., and . IEEE Trans. Circuits Syst. II Express Briefs, 64-II (9): 1042-1046 (2017)Multi-thread VLIW processor architecture for HDTV decoding., , , , , and . CICC, page 559-562. IEEE, (2000)Efficient Implementation of Multiple Interleavers in IDMA for 5G., and . ISOCC, page 119-120. IEEE, (2018)