Author of the publication

Leakage-Delay Tradeoff in FinFET Logic Circuits: A Comparative Analysis With Bulk Technology.

, , , and . IEEE Trans. Very Large Scale Integr. Syst., 18 (2): 232-245 (2010)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Operation and Design of Ferroelectric FETs for a BEOL Compatible Device Implementation., and . ESSDERC, page 215-218. IEEE, (2021)Reducing the Spike Rate in Deep Spiking Neural Networks., , and . ICONS, page 8:1-8:8. ACM, (2022)Ferroelectric based FETs and synaptic devices for highly energy efficient computational technologies., , , , , and . CoRR, (2021)Tunnel FETs for Ultralow Voltage Digital VLSI Circuits: Part I - Device-Circuit Interaction and Evaluation at Device Level., , , , and . IEEE Trans. Very Large Scale Integr. Syst., 22 (12): 2488-2498 (2014)Leakage-Delay Tradeoff in FinFET Logic Circuits: A Comparative Analysis With Bulk Technology., , , and . IEEE Trans. Very Large Scale Integr. Syst., 18 (2): 232-245 (2010)Operation and Design of Ferroelectric FETs for a BEOL Compatible Device Implementation., and . CoRR, (2022)The Monte Carlo approach to transport modeling in deca-nanometer MOSFETs., , , , and . ESSCIRC, page 48-57. IEEE, (2007)Performance study of strained III-V materials for ultra-thin body transistor applications., , , , , , , , , and 4 other author(s). ESSDERC, page 184-187. IEEE, (2016)Tunnel FETs for Ultra-Low Voltage Digital VLSI Circuits: Part II-Evaluation at Circuit Level and Design Perspectives., and . IEEE Trans. Very Large Scale Integr. Syst., 22 (12): 2499-2512 (2014)Mixed FBB/RBB: A Novel Low-Leakage Technique for FinFET Forced Stacks., , and . IEEE Trans. Very Large Scale Integr. Syst., 20 (8): 1467-1472 (2012)