@dblp

A 0.032mm2 3.1mW synthesized pixel clock generator with 30psrms integrated jitter and 10-to-630MHz DCO tuning range.

, , , , , and . ISSCC, page 250-251. IEEE, (2013)

Links and resources

Tags