Author of the publication

All optical design of cost efficient multiplier circuit using terahertz optical asymmetric demultiplexer.

, , , , and . ISED, page 1-5. IEEE, (2017)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

3D integration in biochips: New proposed architectures for 3D applications in ATDA based digital microfluidic biochips., , , , and . DTIS, page 1-6. IEEE, (2015)A heuristic method for obstacle avoiding group Steiner tree construction., , , , and . SLIP, page 21. ACM, (2012)Revisiting fidelity: a case of elmore-based Y-routing trees., , , and . SLIP, page 27-34. ACM, (2008)Reversible logic implementation of AES algorithm., , , and . DTIS, page 140-144. IEEE, (2013)Optimizing test architecture of 3D stacked ICs for partial stack/complete stack using hard SoCs., , and . IDT, page 1-3. IEEE, (2013)Derivation of Reduced Test Vectors for Bit-Parallel Multipliers over GF(2^m)., , , and . IEEE Trans. Computers, 57 (9): 1289-1294 (2008)BIST Design for Detecting Multiple Stuck-Open Faults in CMOS Circuits Using Transition Count., , and . J. Comput. Sci. Technol., 17 (6): 731-737 (2002)Design of Content Addressable Memory Architecture Using Carbon Nanotube Field Effect Transistors., , and . VDAT, volume 7373 of Lecture Notes in Computer Science, page 233-242. Springer, (2012)A testing scheme for mixed-control based reversible circuits., , and . ISED, page 96-100. IEEE, (2016)Diagnosis of SMGF in ESOP Based Reversible Logic Circuit., , , , and . ISED, page 89-93. IEEE Computer Society, (2014)