From post

Compiler Techniques for Efficient Communications in Circuit Switched Networks for Multiprocessor Systems.

, , и . IEEE Trans. Parallel Distributed Syst., 20 (3): 331-345 (2009)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed.

 

Другие публикации лиц с тем же именем

Efficient CAD development for emerging technologies using Objective-C and Cocoa., , и . ICECS, стр. 369-372. IEEE, (2004)High-Level Synthesis for Low Power Hardware Implementation of Unscheduled Data-Dominated Circuits., , , и . J. Low Power Electron., 1 (3): 259-272 (2005)A Low-Energy Reconfigurable Fabric for the SuperCISC Architecture., , , , , и . J. Low Power Electron., 2 (2): 148-164 (2006)EDA for extreme scale systems: design abstractions, metrics, and benchmarks.. ACM Great Lakes Symposium on VLSI, стр. 285-286. ACM, (2014)A hybrid encoding scheme for efficient single-cycle range matching in content addressable memory., , , и . ISCAS, IEEE, (2006)A Variable Length Coding Framework for Cost Function Reduction in Non-Volatile Memory Systems., , и . CoRR, (2017)A framework for the design, synthesis and cycle-accurate simulation of multiprocessor networks., , , , и . J. Parallel Distributed Comput., 65 (10): 1237-1252 (2005)Toward Comprehensive Shifting Fault Tolerance for Domain-Wall Memories With PIETT., , , , , и . IEEE Trans. Computers, 72 (4): 1095-1109 (апреля 2023)Brain-inspired Cognition in Next-generation Racetrack Memories., , , , , и . ACM Trans. Embed. Comput. Syst., 21 (6): 79:1-79:28 (ноября 2022)REFRESH FPGAs: Sustainable FPGA Chiplet Architectures., , , , , , , , и . CoRR, (2023)