Author of the publication

Energy Minimization of Duty-Cycled Systems Through Optimal Stored-Energy Recycling from Idle Domains.

, , , , and . ISSCC, page 222-224. IEEE, (2022)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Energy-Efficient GHz-Class Charge-Recovery Logic., , and . IEEE J. Solid State Circuits, 42 (1): 38-47 (2007)Regenerative Breaking: Optimal Energy Recycling for Energy Minimization in Duty-Cycled Domains., , , , and . IEEE J. Solid State Circuits, 58 (1): 68-77 (2023)Improving SIMO-Regulated Digital SoC Energy Efficiencies Through Adaptive Clocking and Concurrent Domain Control., , , , , , and . IEEE J. Solid State Circuits, 57 (1): 90-102 (2022)A GHz-class charge recovery logic., , and . ISLPED, page 91-94. ACM, (2005)Boost Logic: A High Speed Energy Recovery Circuit Family., , and . ISVLSI, page 22-27. IEEE Computer Society, (2005)A 1.1ghz charge-recovery logic., , and . ISSCC, page 1540-1549. IEEE, (2006)Energy efficient SoC design., and . CICC, page 1. IEEE, (2013)An All-Digital True-Random-Number Generator with Integrated De-correlation and Bias Correction at 3.2-to-86 MB/S, 2.58 PJ/Bit in 65-NM CMOS., , , , , and . VLSI Circuits, page 1-2. IEEE, (2018)Resonant clock design for a power-efficient high-volume x86-64 microprocessor., , , , , and . ISSCC, page 68-70. IEEE, (2012)A 0.8-1.2GHz Single-Phase Resonant-Clocked FIR Filter with Level-Sensitive Latches., , and . CICC, page 583-586. IEEE, (2007)