Author of the publication

A 5.5 V SOPA line driver in a standard 1.2 V 0.13 μm CMOS technology.

, , and . ESSCIRC, page 303-306. IEEE, (2005)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

A 7.5mW, 11-bit continuous-time sigma-delta A/D converter for WLAN applications., , and . ISCAS, IEEE, (2006)Low-voltage Analog CMOS Filter Design., , , and . ISCAS, page 1447-1450. IEEE, (1993)Simultaneous Multi-Topology Multi-Objective Sizing Across Thousands of Analog Circuit Topologies., , , and . DAC, page 944-947. IEEE, (2007)Energy Supply and ULP Detection Circuits for an RFID Localization System in 130 nm CMOS., and . IEEE J. Solid State Circuits, 45 (7): 1273-1285 (2010)Fully Integrated Wide Input Voltage Range Capacitive DC-DC Converters: The Folding Dickson Converter., and . IEEE J. Solid State Circuits, 50 (7): 1560-1570 (2015)A single bit 6.8mW 10MHz power-optimized continuous-time ΔΣ with 67dB DR in 90nm CMOS., , , and . ESSCIRC, page 336-339. IEEE, (2009)A fully-integrated 130nm CMOS DC-DC step-down converter, regulated by a constant on/off-time control system., and . ESSCIRC, page 62-65. IEEE, (2008)A 11 mW 68dB SFDR 100 MHz bandwidth ΔΣ-DAC based on a 5-bit 1GS/s core in 130nm., and . ESSCIRC, page 214-217. IEEE, (2008)A 0.8-V, 8-μW, CMOS OTA with 50-dB gain and 1.2-MHz GBW in 18-pF load., , and . ESSCIRC, page 297-300. IEEE, (2003)A 5 GHz CMOS low-noise amplifier with inductive ESD protection exceeding 3 kV HBM., and . ESSCIRC, page 295-298. IEEE, (2004)