Author of the publication

An efficient tree-topological local mesh refinement on Cartesian grids for multiple moving objects in incompressible flow.

, , , , , and . J. Comput. Phys., (April 2023)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Minimizing the system impact of router faults by means of reconfiguration and adaptive routing., , , , , and . Microprocess. Microsystems, (2017)Optimized mapping algorithm to extend lifetime of both NoC and cores in many-core system., , , , and . Integr., (2019)Online Path-Based Test Method for Network-on-Chip., , , , and . ISCAS, page 1-5. IEEE, (2019)Design of Fault-Tolerant and Reliable Networks-on-Chip., , , , and . ISVLSI, page 545-550. IEEE Computer Society, (2015)Optimizing dynamic mapping techniques for on-line NoC test., , , , , , and . ASP-DAC, page 227-232. IEEE, (2018)A lifetime-aware mapping algorithm to extend MTTF of Networks-on-Chip., , , , , , and . ASP-DAC, page 147-152. IEEE, (2018)Testing aware dynamic mapping for path-centric network-on-chip test., , , , , , and . Integr., (2019)VisualNoC: A Visualization and Evaluation Environment for Simulation and Mapping., , , , , , and . MES@ISCA, page 18-25. ACM, (2016)Non-Blocking Testing for Network-on-Chip., , , , , , and . IEEE Trans. Computers, 65 (3): 679-692 (2016)A low latency fault tolerant transmission mechanism for Network-on-Chip., , , and . ISCAS, page 1-4. IEEE, (2017)