@dblp

19.1 A 0.5-to-9.5GHz 1.2µs-lock-time fractional-N DPLL with ±1.25% UI period jitter in 16nm CMOS for dynamic frequency and core-count scaling in SoC.

, , , , , , , и . ISSCC, стр. 324-325. IEEE, (2016)

Линки и ресурсы

тэги