Author of the publication

An MTJ-based non-volatile flip-flop for high-performance SoC.

, , , , , and . I. J. Circuit Theory and Applications, 42 (4): 394-406 (2014)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Low-swing clock domino logic incorporating dual supply and dual threshold voltages., , and . DAC, page 467-472. ACM, (2002)Noise-aware power optimization for on-chip interconnect., , , , and . ISLPED, page 108-113. ACM, (2000)Transistor sizing for reliable domino logic design in dual threshold voltage technologies., , and . ACM Great Lakes Symposium on VLSI, page 133-138. ACM, (2001)Race-Free Mixed Serial-Parallel Comparison for Low Power Content Addressable Memory., and . IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 91-A (3): 895-898 (2008)Pre-Charged Local Bit-Line Sharing SRAM Architecture for Near-Threshold Operation., , , and . IEEE Trans. Circuits Syst. I Regul. Pap., 64-I (10): 2737-2747 (2017)SRAM Operational Mismatch Corner Model for Efficient Circuit Design and Yield Analysis., , , , and . IEEE Trans. Circuits Syst. I Regul. Pap., 64-I (8): 2063-2072 (2017)Offset-Cancellation Sensing-Circuit-Based Nonvolatile Flip-Flop Operating in Near-Threshold Voltage Region., , , and . IEEE Trans. Circuits Syst. I Regul. Pap., 66-I (8): 2963-2972 (2019)SRAM Design for 22-nm ETSOI Technology: Selective Cell Current Boosting and Asymmetric Back-Gate Write-Assist Circuit., , , , , and . IEEE Trans. Circuits Syst. I Regul. Pap., 62-I (6): 1538-1545 (2015)Bitline Precharging and Preamplifying Switching pMOS for High-Speed Low-Power SRAM., , , , , , , and . IEEE Trans. Circuits Syst. II Express Briefs, 63-II (11): 1059-1063 (2016)Highly Independent MTJ-Based PUF System Using Diode-Connected Transistor and Two-Step Postprocessing for Improved Response Stability., , and . IEEE Trans. Inf. Forensics Secur., (2020)