Author of the publication

28.2 A 51dB-SNR 120Hz-Scan-Rate 32×18 Segmented-VCOM LCD In-Cell Touch-Display-Driver IC with 96-Channel Compact Shunt-Sensing Self-Capacitance Analog Front-End.

, , , , , and . ISSCC, page 432-434. IEEE, (2020)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Accurate Extraction of the Trap Depth from RTS Noise Data by Including Poly Depletion Effect and Surface Potential Variation in MOSFETs., , , and . IEICE Trans. Electron., 90-C (5): 968-972 (2007)Modeling of Threshold Voltage Shift by Neighboring Transistors for Macaroni Channel MOSFETs in Series., and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 43 (1): 324-327 (January 2024)A 55dB SNR with 240Hz frame scan rate mutual capacitor 30×24 touch-screen panel read-out IC using code-division multiple sensing technique., , , , and . ISSCC, page 388-389. IEEE, (2013)Simulation Study on Dependence of Channel Potential Self-Boosting on Device Scale and Doping Concentration in 2-D and 3-D NAND-Type Flash Memory Devices., , , , , and . IEICE Trans. Electron., 93-C (5): 596-601 (2010)The novel SCR-based ESD protection with low triggering and high holding voltages., , , and . Microelectron. J., 42 (6): 837-839 (2011)Analysis and modeling for random telegraph noise of GIDL current in saddle MOSFET for DRAM application., , , and . IEICE Electron. Express, 11 (13): 20140468 (2014)Analyses on Current Characteristics of 3-D MOSFET Determined by Junction Doping Profiles for Nonvolatile Memory Devices., , , , , , , and . IEICE Trans. Electron., 90-C (5): 988-993 (2007)Simulation of Retention Characteristics in Double-Gate Structure Multi-Bit SONOS Flash Memory., , , , , and . IEICE Trans. Electron., 92-C (5): 659-663 (2009)FN Stress Induced Degradation on Random Telegraph Signal Noise in Deep Submicron NMOSFETs., , , and . IEICE Trans. Electron., 91-C (5): 776-779 (2008)Design Consideration for Vertical Nonvolatile Memory Device Regarding Gate-Induced Barrier Lowering (GIBL)., , , , , and . IEICE Trans. Electron., 92-C (5): 620-626 (2009)