Author of the publication

Live Demonstration: A 0.8V, 1.54 pJ / 940 MHz Dual Mode Logic-Based 16x16-Bit Booth Multiplier in 16-nm FinFET.

, , , , and . ISCAS, page 1. IEEE, (2021)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Low bit rate image compression core for onboard space applications., , , , and . IEEE Trans. Circuits Syst. Video Techn., 16 (1): 114-128 (2006)Device-to-System Level Simulation Framework for STT-DMTJ Based Cache Memory., , , and . ICECS, page 123-124. IEEE, (2019)An Energy Aware Variation-Tolerant Writing Termination Control for STT-based Non Volatile Flip-Flops., , , and . ICECS, page 158-161. IEEE, (2019)Cost-effective low-power processor-in-memory-based reconfigurable datapath for multimedia applications., , and . ISLPED, page 161-166. ACM, (2005)Trimming-Less Voltage Reference for Highly Uncertain Harvesting Down to 0.25 V, 5.4 pW., , , , , and . IEEE J. Solid State Circuits, 56 (10): 3134-3144 (2021)Design of a sub-1-V nanopower CMOS current reference., , , and . ECCTD, page 1-4. IEEE, (2017)Smart Material Implication Using Spin-Transfer Torque Magnetic Tunnel Junctions for Logic-in-Memory Computing., , , , , and . CoRR, (2022)Efficient Implementation of Many-Ported Memories by Using Standard-Cell Memory Approach., , , , and . IEEE Access, (2023)Double-precision Dual Mode Logic carry-save multiplier., , and . Integr., (2019)AIDA: Associative In-Memory Deep Learning Accelerator., , , and . IEEE Micro, 42 (6): 67-75 (2022)