Author of the publication

Developing TEI-Aware Ultralow-Power SoC Platforms for IoT End Nodes.

, , , , , , , and . IEEE Internet Things J., 8 (6): 4642-4656 (2021)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

K-means Clustering-specific Lightweight RISC-V processor., , , , , , , and . ISOCC, page 391-392. IEEE, (2021)TIP: A Temperature Effect Inversion-Aware Ultra-Low Power System-on-Chip Platform., , , , and . ISLPED, page 1-6. IEEE, (2019)Coarse-grained reconfigurable architecture for multiple application domains: a case study., , , , , , and . ICHIT, volume 321 of ACM International Conference Proceeding Series, page 546-553. ACM, (2009)A Diagnosable Network-on-Chip for FPGA Verification of Intellectual Properties., , , and . IEEE Des. Test, 36 (2): 81-87 (2019)Florian: Developing a Low-Power RISC-V Multicore Processor with a Shared Lightweight FPU., , , , , , and . ISLPED, page 1-6. IEEE, (2023)A host-accelerator communication architecture design for efficient binary acceleration., , and . ISOCC, page 361-364. IEEE, (2011)TEI-ULP: Exploiting Body Biasing to Improve the TEI-Aware Ultralow Power Methods., , , , , and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 38 (9): 1758-1770 (2019)Software-Level Approaches for Tolerating Transient Faults in a Coarse-GrainedReconfigurable Architecture., , and . IEEE Trans. Dependable Secur. Comput., 11 (4): 392-398 (2014)Developing an Ultra-low Power RISC-V Processor for Anomaly Detection., , , , , and . DATE, page 1-2. IEEE, (2023)Compiling control-intensive loops for CGRAs with state-based full predication., , and . DATE, page 1579-1582. EDA Consortium San Jose, CA, USA / ACM DL, (2013)