Author of the publication

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

A Reconfigurable Coarse-grain Data-path for Accelerating Computational Intensive Kernels., , , and . Journal of Circuits, Systems, and Computers, 14 (4): 877-893 (2005)Resource constrained modulo scheduling for coarse-grained reconfigurable arrays., , and . ISCAS, IEEE, (2006)Mapping DSP applications on processor/coarse-grain reconfigurable array architectures., , and . ISCAS, IEEE, (2006)Novel Hardware Implementation of the Cipher Message Authentication Code., , , , and . J. Comput. Networks Commun., (2008)Partitioning Methodology for Heterogeneous Reconfigurable Functional Units., , and . J. Supercomput., 38 (1): 17-34 (2006)A Novel Data-Path for Accelerating DSP Kernels., , , , and . SAMOS, volume 3133 of Lecture Notes in Computer Science, page 363-372. Springer, (2004)Mapping DSP applications on processor systems with coarse-grain reconfigurable hardware., , and . IPDPS, IEEE, (2006)Speedups in embedded systems with a high-performance coprocessor datapath., , , and . ACM Trans. Design Autom. Electr. Syst., 12 (3): 35:1-35:22 (2007)High-speed hardware implementations of the KASUMI block cipher., , and . ISCAS (2), page 549-552. IEEE, (2004)Design space exploration of an optimized compiler approach for a generic reconfigurable array architecture., , and . J. Supercomput., 40 (2): 127-157 (2007)