Author of the publication

A 0.23mW Heterogeneous Deep-Learning Processor Supporting Dynamic Execution of Conditional Neural Networks.

, , and . ESSCIRC, page 162-165. IEEE, (2018)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Resonant-Clock Latch-Based Design., , and . IEEE J. Solid State Circuits, 43 (4): 864-873 (2008)Retiming edge-triggered circuits under general delay models., and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 16 (12): 1393-1408 (1997)Practical repeater insertion for low power: what repeater library do we need?, , and . IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 25 (5): 917-924 (2006)Incorporation of input glitches into power macromodeling., and . ISCAS (4), page 846-849. IEEE, (2002)Maximizing Performance by Retiming and Clock Skew Scheduling., , and . DAC, page 231-236. ACM Press, (1999)A 5.5GS/s 28mW 5-bit flash ADC with resonant clock distribution., , and . ESSCIRC, page 155-158. IEEE, (2011)Block-based multiperiod dynamic memory design for low data-retention power., and . IEEE Trans. Very Large Scale Integr. Syst., 11 (6): 1006-1018 (2003)Design of a 20-mb/s 256-state Viterbi decoder., and . IEEE Trans. Very Large Scale Integr. Syst., 11 (6): 965-975 (2003)HyPE: hybrid power estimation for IP-based programmable systems., and . ASP-DAC, page 606-609. ACM, (2003)A charge-recovery 600MHz FIR filter with 1.5-cycle latency overhead., , , and . ESSCIRC, page 160-163. IEEE, (2009)