Author of the publication

An Efficient Standard Cell Design Methodology by Exploiting Body Biasing and Poly Biasing in FDSOI for NTV Regime.

, , , , , , and . APCCAS, page 105-109. IEEE, (2023)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Device and Circuit Design Challenges in the Digital Subthreshold Region for Ultralow-Power Applications., , and . VLSI Design, (2009)Negative capacitance gate stack and Landau FET-based voltage amplifiers and circuits: Impact of ferroelectric thickness and domain variations., , , and . Microelectron. J., (December 2023)A low-noise, process-variation-tolerant double-gate FinFET based sense amplifier., , and . Microelectron. Reliab., 51 (4): 773-780 (2011)An Analytical Delay Model for Mechanical Stress Induced Systematic Variability Analysis in Nanoscale Circuit Design., , and . IEEE Trans. Circuits Syst. I Regul. Pap., 61-I (6): 1714-1726 (2014)Impact of dual-k spacer on analog performance of underlap FinFET., , and . Microelectron. J., 43 (11): 883-887 (2012)Oxide thickness and S/D junction depth based variation aware OTA design using underlap FinFET., , and . Microelectron. J., (2016)The impact of process-induced mechanical stress in narrow width devices and variable-taper CMOS buffer design., , and . Microelectron. Reliab., 53 (5): 718-724 (2013)Modeling of Leakage Current Mechanisms in Nanoscale DG MOSFET and its Application to Low Power SRAM Design., , and . J. Comput., 3 (2): 37-47 (2008)A Multibit MAC Scheme using Switched Capacitor based 3C Multiplier for Analog Compute In-Memory Architecture., , , , , , and . ICECS 2022, page 1-4. IEEE, (2022)Radiation Hardened CMOS Programmable Bias Generator for Space Applications at 180nm., , , and . VLSID, page 59-62. IEEE, (2023)