Author of the publication

A Single-Supply CDAC-Based Buffer-Embedding SAR ADC With Skip-Reset Scheme Having Inherent Chopping Capability.

, , , , and . IEEE J. Solid State Circuits, 55 (10): 2660-2669 (2020)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

A 7-Bit Two-Step Flash ADC With Sample-and-Hold Sharing Technique., , and . IEEE J. Solid State Circuits, 57 (9): 2791-2801 (2022)A 40-nm CMOS 7-b 32-GS/s SAR ADC With Background Channel Mismatch Calibration., , , , and . IEEE Trans. Circuits Syst. II Express Briefs, 67-II (4): 610-614 (2020)A 65 nm 0.08-to-680 MHz Low-Power Synthesizable MDLL With Nested-Delay Cell and Background Static Phase Offset Calibration., , , and . IEEE Trans. Circuits Syst. II Express Briefs, 65-II (3): 281-285 (2018)A Reference-Free Temperature-Dependency-Compensating Readout Scheme for Phase-Change Memory Using Flash-ADC-Configured Sense Amplifiers., , , , , , , , and . IEEE J. Solid State Circuits, 54 (6): 1812-1823 (2019)A 0.6 V 12 b 10 MS/s Low-Noise Asynchronous SAR-Assisted Time-Interleaved SAR (SATI-SAR) ADC., , , , , , , , and . IEEE J. Solid State Circuits, 51 (8): 1826-1839 (2016)A 6-bit 10-GS/s 63-mW 4x TI time-domain interpolating flash ADC in 65-nm CMOS., , , , and . ESSCIRC, page 323-326. IEEE, (2015)A Hardware-efficient Rate Encoding Hardware with Latch-based TRNG., , and . ICEIC, page 1-4. IEEE, (2024)An 81.2dB-SNDR Dual-Residue Pipeline ADC with a 2nd- Order Noise-Shaping Interpolating SAR ADC., , , , , and . CICC, page 1-2. IEEE, (2023)A 10 nV/rt Hz noise level 32-channel neural impedance sensing ASIC for local activation imaging on nerve section., , , , , , , , , and 1 other author(s). EMBC, page 4012-4015. IEEE, (2020)A 4.2-mW 10-MHz BW 74.4-dB SNDR Continuous-Time Delta-Sigma Modulator With SAR-Assisted Digital-Domain Noise Coupling., , , , , , , , and . IEEE J. Solid State Circuits, 53 (4): 1139-1148 (2018)