From post

Reduced-Complexity Nonbinary LDPC Decoder for High-Order Galois Fields Based on Trellis Min-Max Algorithm.

, , , и . IEEE Trans. Very Large Scale Integr. Syst., 24 (8): 2643-2653 (2016)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed.

 

Другие публикации лиц с тем же именем

A common FPGA based synchronizer architecture for Hiperlan/2 and IEEE 802.11a WLAN systems., , , , и . PIMRC, стр. 531-535. IEEE, (2004)50 Years of CORDIC: Algorithms, Architectures, and Applications., , , , и . IEEE Trans. Circuits Syst. I Regul. Pap., 56-I (9): 1893-1907 (2009)Syndrome-Based Min-Sum vs OSD-0 Decoders: FPGA Implementation and Analysis for Quantum LDPC Codes., , , и . IEEE Access, (2021)Improved Sliced Message Passing Architecture for High Throughput Decoding of LDPC Codes., , , и . J. Signal Process. Syst., 66 (2): 99-104 (2012)Modified Shuffled Based Architecture for High-Throughput Decoding of LDPC Codes., , , и . J. Signal Process. Syst., 68 (2): 139-149 (2012)Multiple-Vote Symbol-Flipping Decoder for Nonbinary LDPC Codes., , , и . IEEE Trans. Very Large Scale Integr. Syst., 22 (11): 2256-2267 (2014)Efficient FPGA Hardware Reuse in a Multiplierless Decimation Chain., , и . Int. J. Reconfigurable Comput., (2014)FFT Spectrum Analyzer Project for Teaching Digital Signal Processing With FPGA Devices., , , , , и . IEEE Trans. Educ., 50 (3): 229-235 (2007)Reed-Solomon Decoder Based on a Modified ePIBMA for Low-Latency 100 Gbps Communication Systems., , , и . CSSP, 38 (4): 1793-1810 (2019)Power analysis and estimation tool integrated with XPOWER., , , и . FPGA, стр. 259. ACM, (2004)